### Computer Organization & Architecture

### Review

Guohua Wang ghwang@scut.edu.cn

## Chapter 1 Basic Structure of Computers

#### 1. Computer types

Embedded Computers, Personal Computers, Server & Enterprise systems, Supercomputers & Grid Computers

### 2. Five basic functional units of computers

- Input unit
- Output unit
- Memory
- Arithmetic and logic unit
- Control unit

#### 3. Program Execution

4. Computer generations

# Chapter 9 Arithmetic

- 1. Integer Representation
- Signed integer: The sign part is a 1-bit value that is 0 for positive numbers, and 1 for negative numbers.
  - ① signed-magnitude
  - 2 1's-complement
  - ③ 2's-complement

- 2. Rules of Addition and subtraction of signed numbers (2 's-complement form)
  - 1 Addition

Add their n-bit representations, treating the sign bit as the most significant bit (MSB), ignoring the carry-out signal from the MSB position.

2 Subtraction

to perform X-Y, form the 2's-complement of Y and then add it to X, as in rule ①.

#### 3. Arithmetic overflow (2 's-complement form)

If two numbers are added, and they have the same sign, then overflow occurs if and only if the result has the opposite sign to both summands.

#### 4. Adder

1 1-bit Full-adder

$$S_{i} = \overline{x}_{i} \overline{y}_{i} c_{i} + \overline{x}_{i} y_{i} \overline{c}_{i} + x_{i} \overline{y}_{i} \overline{c}_{i} + x_{i} y_{i} c_{i}$$

$$= x_{i} \oplus y_{i} \oplus c_{i}$$

$$C_{i+1} = y_{i} c_{i} + x_{i} c_{i} + x_{i} y_{i}$$

② n-bit ripple-carry Adder

Overflow = 
$$X_{n-1}Y_{n-1}\overline{S}_{n-1} + \overline{X}_{n-1}\overline{Y}_{n-1}S_{n-1}$$
  
Overflow =  $C_n \oplus C_{n-1}$ 

#### 4. Adder

3 Carry-lookahead addition

$$S_{i} = x_{i} \oplus y_{i} \oplus c_{i}$$

$$C_{i+1} = y_{i}c_{i} + x_{i}c_{i} + x_{i}y_{i}$$

$$= x_{i}y_{i} + (x_{i} + y_{i})c_{i}$$

$$G_i = x_i y_i$$
 (generate function for stage i)

$$P_i = x_i + y_i$$
 (propagate function for stage i)

- 5. Sequential multiplication (Positive Multiplication)
- 6. Booth algorithm (Signed-operand Multiplication)
- 7. Non-restoring division
- 8. Floating-point numbers
  - 1 IEEE 754 standard: Single-precision format, Double-precision format
  - 2 Arithmetic Operations On Floating-point Numbers
    - Addition and Subtraction
    - Multiplication and Division

### Chapter 8 The Memory System

#### 1. Basic Concepts

- ① Word: Each group of fixed size of bits is referred to as a word
- 2 word length: The number of bits in each word is referred to as word length.
- 3 memory address: Addresses are numbers that identify memory locations.
- 4 big-endian: the lower byte addresses are used for the more significant bytes (the leftmost bytes) of the word.
- 5 little-endian: the lower byte addresses are used for the less significant bytes (the rightmost bytes) of the word.
- 6 accessing method: Sequential Access, Direct Access, Random Access
- 7 volatile/nonvolatile, erasable/nonerasable

- 2. Internal organization of static RAM chips  $(16 \times 8, 1K \times 1)$
- 3. Internal Organization of an Asynchronous DRAM Chip  $(2M \times 8)$
- 4. Memory Latency, Memory Bandwidth
- 5. Use small memory chips to constitute large memory (draw the figure)
- 6. Memory hierarchy
- 7. Principle of cache
  Locality of reference: Temporal Locality, Spatial Locality
- 8. Mapping functions of cache
  - ① Direct mapping
  - 2 Fully associative mapping
  - 3 Set-associative mapping
- 9. Replacement Algorithm
- 10. Write policy: Write back, Write through

- 12. Principle of virtual memory
- 13. Paging (Virtual Address to Physical address)
- 14. Magnetic Hard Disk
  - Sector, track, cylinder
  - Disk capacity

### Chapter 2 Machine Instructions

#### 1. Instruction and Instruction Sequencing

- Register Transfer & Assembly-Language Notation
- RISC Instruction Sets
- Instruction Strait-line Sequencing & Branching

#### 2. Instruction Formats

- Instruction Representation
- Common Instruction Address Field Formats: Zero-address Instruction, One-address instruction, Two-address instruction, Three-address instruction
- Opcode format (expanding opcode)

- 3. Addressing Modes
  - 1 Immediate mode
  - 3 Register mode
  - (5) Indirect mode

- 2 Absolute mode
- 4 Register Indirect mode
- (6) Indexed mode

- 4. Stacks
- 5. Subroutines
- 6. CISC Instruction Sets (Addressing modes; Conditional Codes)
- 7. RISC vs. CISC styles

# Chapter 5 Basic Processing Unit

- 1. Instruction Execution: five steps
- 2. Hardware Components: five stages
- 3. Instruction Fetch and Execution Steps
- 4. Control Signals
- 5. Generation of Control Signals
  - 1 Hardwired Control (RISC processor)
  - 2 Microprogramming (CISC processor)
    - Microinstruction (control word)
    - Microprogram (microroutine)
    - Control Store
  - 3 Hardwired Control vs. Microprogramming

# Chapter 6 Pipelining

### 1. Basic Concepts

- 1 Pipelining: Multiple instructions overlapped in execution
- 2 Rate: one instruction per cycle

### 2. Pipeline Organization

- Five stages: Fetch, Decode, Compute, Memory, Write
- Inter-stage buffers

### 3. Pipeline issues (hazards)

- 1 Data dependencies: pipeline stalling & operand forwarding
- 2 Memory delays
- 3 Resource limitations
- 4 Branch delays

# Chapter 3 Basic Input/Output

- 1. Addressing Modes of I/O Devices: memory-mapped I/O, Isolated I/O
- 2. Principle of program-controlled I/O
- 3. Interrupt
  - 1 Interrupt, Interrupt Request, Interrupt Acknowledge, Interrupt Service Routine
  - 2 Difference between subroutine and interrupt-service routine
  - 3 Means to Enable and Disable Interrupt
  - 4 Handling multiple devices interrupt
    - Device identification: Software polling, vectored interrupt
    - Interrupt nesting
    - Handle simultaneous interrupt request
- 4. Principle of DMA
- 5. DMA Transfer Modes: Burst Mode, Cycle Stealing Mode, Transparent Mode

- 1. 按每一章的课件内容进行复习(课件上没有的内容不会考)
- 2. 考试题型 (英文):
  - ① 单项选择题 (20)
  - ② 简答题 (20)
  - ③ 综合题 (60)
- 3. 考试时间: 18周周五下午14:00-16:00(2024.12.27)